Job Search and Career Advice Platform

Enable job alerts via email!

SoC/ASIC Design Verification Engineer

AnaVation LLC

Bristol

On-site

GBP 50,000 - 70,000

Full time

Today
Be an early applicant

Generate a tailored resume in minutes

Land an interview and earn more. Learn more

Job summary

A forward-thinking security startup is looking for a passionate SoC/ASIC Design Verification Engineer to join their team in Bristol. The ideal candidate will develop and verify silicon in security-sensitive environments, utilizing skills in simulation-based verification methodologies such as UVM and SystemVerilog. You'll engage with customers to ensure successful outcomes and contribute to the design process from architecture to validation, in a dynamic startup atmosphere that fosters learning and growth in cutting-edge security solutions.

Benefits

Significant opportunities for learning and career growth
Innovative team environment
Contribution to cutting-edge security solutions

Qualifications

  • 4 years of experience with verification methodologies and associated languages.
  • Experience developing and maintaining testbenches and test cases.
  • Knowledge of security ASICs or accelerators is a plus.

Responsibilities

  • Verify ASIC/SoC functionality and performance through the chip design life cycle.
  • Build high-quality verification environments following best practices.
  • Diagnose and resolve regression failures.

Skills

Simulation-based verification methodologies
UVM and SystemVerilog
Debugging and error resolution
Requirement analysis
Collaboration with engineering teams

Education

Bachelor’s degree in Electrical Engineering or Computer Science
Job description

zeroRISC

zeroRISC is redefining chip security and supply chain integrity by empowering device owners and operators in crucial sectors like silicon production, IoT, and critical infrastructure with full device ownership, control, and visibility. Led by the founders of the OpenTitan secure silicon project, zeroRISC is driving commercial adoption of high assurance software and services rooted in open silicon. Our products forge an immutable connection between hardware and software, enabling users to trust their devices no matter where they’re built or where they’re deployed.

Role Overview

As a zeroRISC SoC/ASIC Design Verification Engineer, you will develop, verify, and maintain silicon in security-sensitive settings, including root-of-trust technology. You will elevate and solidify zeroRISC's status as the leading provider of secure silicon IP by developing essential verification collateral. You will interact directly with zeroRISC customers to understand their requirements and deliver solutions benefitting both customer and zeroRISC alike. You will participate in the whole chip design process from architecture to tapeout and silicon validation. By engaging with the world's premier open-source silicon community, you will support our mission of open secure silicon everywhere. We're looking for engineers with strong design verification skills (and a long view of secure system architecture) who are also fast, flexible learners and enthusiastic about open source.

Key Responsibilities
  • Verify ASIC/SoC functionality, performance, security, and power throughout the full chip design life cycle, from test plan definition to sign-off
  • Build high quality verification environments at the chip/top and block levels following engineering best practices
  • Write thorough verification documentation including test plans
  • Diagnose, debug, and resolve regression failures and other errors
  • Achieve coverage closure
  • Ensure design functionality while upholding stringent timelines in collaboration with architecture, design, software, system, and silicon validation teams as well as engineering program managers
What We’re Looking For
  • Bachelor’s degree in Electrical Engineering or Computer Science, or a related technical field or equivalent experience
  • 4 years of experience with simulation-based verification methodologies and languages such as UVM and SystemVerilog or formal verification-based techniques including industry standard tools
  • Experience developing and maintaining testbenches, test cases, and verification environments for simulation-based verification or formal verification environments
Preferred Qualifications (not required)
  • Master’s or PhD in Electrical Engineering or Computer Science, or a related technical field or equivalent experience
  • Knowledge of security ASICs or accelerators (e.g. cryptography accelerators or GPUs)
  • Knowledge of computer architecture and memory subsystem architectures
  • Experience verifying low power designs
  • Experience with scripting languages such as Python
Why Join Us?
  • Your work will directly contribute to the development of cutting-edge security solutions, protecting critical systems in industrial and IoT environments
  • As a seed-stage startup, this role offers significant opportunities for learning and career growth
  • Join a close-knit, innovative team where you can learn, grow, and contribute to building something meaningful in the security space
Get your free, confidential resume review.
or drag and drop a PDF, DOC, DOCX, ODT, or PAGES file up to 5MB.